## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

# MOS INTEGRATED CIRCUIT $\mu$ PD17P246

### 4-BIT SINGLE-CHIP MICROCONTROLLER FOR SMALL GENERAL-PURPOSE INFRARED REMOTE CONTROLLER

#### DESCRIPTION

The  $\mu$ PD17P246 is a model of the  $\mu$ PD17246 with a one-time PROM instead of an internal mask ROM.

Since the user can write programs to the  $\mu$ PD17P246, it is ideal for experimental production or small-scale production of the  $\mu$ PD17240, 17241, 17242, 17243, 17244, 17245, or 17246 systems.

When reading this document, also read the documents related to the  $\mu$ PD17240, 17241, 17242, 17243, 17244, 17245, and 17246.

# Detailed function descriptions are provided in the following user's manual. Be sure to read them before designing.

#### $\mu$ PD172×× Subseries User's Manual: U12795E

#### **FEATURES**

- Pin compatible with μPD17240, 17241, 17242, 17243, 17244, 17245, and 17246 (except PROM programming function)
- Carrier generator for infrared remote controller (REM output)
- 17K architecture: General-purpose register method
- Program memory (one-time PROM): 32 KB (16,384 × 16)
- Data memory (RAM): 447 × 4 bits RAM retention detector
- Low-voltage detector
- Supply voltage:  $V_{DD} = 2.2$  to 3.6 V (4  $\mu$ s)

#### **APPLICATIONS**

Preset remote controllers, toys, and portable systems

#### **\*** ORDERING INFORMATION

Part Number µPD17P246M1MC-5A4 Package 30-pin plastic SSOP (7.62 mm (300))

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

#### PIN CONFIGURATION (TOP VIEW)

#### (1) Normal operating mode

• 30-pin plastic SSOP (7.62 mm (300)) μPD17P246M1MC-5A4



GND: Ground

INT: External interrupt request signal input P0A<sub>0</sub> to P0A<sub>3</sub>: Input port (CMOS input with pull-up resistor) P0Bo to P0B3: I/O port (CMOS input with pull-up resistor/N-ch open-drain output) P0Co to P0C3: I/O port (CMOS input with pull-up resistor/N-ch open-drain output) P0Do to P0D3: I/O port (CMOS input with pull-up resistor/N-ch open-drain output) P0Eo to P0E3: I/O port (when key matrix is used: CMOS input with pull-up resistor/N-ch opendrain output, when key matrix is not used: CMOS input/push-pull output) P1Ao to P1A2: I/O port (when key matrix is used: CMOS input/N-ch open-drain output, when key matrix is not used: CMOS input/push-pull output) P1B0: Input port (CMOS input) REM: Remote controllers output (CMOS push-pull output) RESET: Reset input VDD: Power supply XIN, XOUT: Resonator connection

#### (2) PROM programming mode

• 30-pin plastic SSOP (7.62 mm (300)) μPD17P246M1MC-5A4



- Caution Contents in parentheses indicate how to handle unused pins in PROM programming mode.
  - L: Connect to GND via a resistor (470  $\Omega$ ) separately.
  - Open: Leave unconnected.

| CLK:        | Clock input for PROM          |
|-------------|-------------------------------|
| Do to D7:   | Data input/output for PROM    |
| GND:        | Ground                        |
| MDo to MD3: | Mode select input for PROM    |
| VDD:        | Power supply                  |
| VPP:        | Power supply for PROM writing |

#### **BLOCK DIAGRAM**



Remark (): During PROM programming mode

NEC

 $\star$ 

#### CONTENTS

| 1. | DIFF  | ERENCES BETWEEN $\mu$ PD17246 AND $\mu$ PD17P246          | 6  |
|----|-------|-----------------------------------------------------------|----|
| 2. | PIN I | FUNCTIONS                                                 | 7  |
|    | 2.1   | Normal Operating Mode                                     | 7  |
|    | 2.2   | PROM Programming Mode                                     |    |
|    | 2.3   | I/O Circuits                                              | 11 |
|    | 2.4   | Connection of Unused Pins                                 | 13 |
|    | 2.5   | Notes on Using the $\overline{\text{RESET}}$ and INT Pins | 13 |
| 3. | WRI   | TING AND VERIFYING ONE-TIME PROM (PROGRAM MEMORY)         | 14 |
|    | 3.1   | Operating Mode When Writing/Verifying Program Memory      | 14 |
|    | 3.2   | Program Memory Writing Procedure                          | 15 |
|    | 3.3   | Program Memory Reading Procedure                          | 16 |
| 4. | ELE   | CTRICAL SPECIFICATIONS                                    | 17 |
| 5. | PAC   | KAGE DRAWING                                              | 25 |
| 6. | REC   | OMMENDED SOLDERING CONDITIONS                             | 26 |
| AP | PEND  | IX DEVELOPMENT TOOLS                                      | 27 |

#### 1. DIFFERENCES BETWEEN $\mu$ PD17246 AND $\mu$ PD17P246

The  $\mu$ PD17P246 is equipped with one-time PROM to which data can be written by the user instead of the internal mask ROM (program memory) of the  $\mu$ PD17246.

Table 1-1 shows the differences between the  $\mu$ PD17246 and  $\mu$ PD17P246.

The CPU functions and internal hardware of the  $\mu$ PD17P246, 17240, 17241, 17242, 17243, 17244, 17245, and 17246 are identical. Therefore, the  $\mu$ PD17P246 can be used to evaluate the program developed for the  $\mu$ PD17240, 17241, 17242, 17243, 17244, 17245, and 17246 system. Note, however, that some of the electrical specifications such as supply current and low-voltage detection voltage of the  $\mu$ PD17P246 are different from those of the  $\mu$ PD17240, 17240, 17241, 17242, 17243, 17244, 17245, and 17246.

| Product Name                       | μPD17P246                               | μPD17246                              |
|------------------------------------|-----------------------------------------|---------------------------------------|
| Item                               |                                         |                                       |
| Program memory                     | One-time PROM                           | Mask ROM                              |
|                                    | 32 KB (16,384 × 16)<br>(0000H to 3FFFH) |                                       |
| Data memory                        | 447 × 4 bits                            |                                       |
| Low-voltage detectorNote 1         | Provided                                | Any (mask option)                     |
| VPP pin, operation mode select pin | Provided                                | Not provided                          |
| Instruction execution timeNote 2   | 4 μs (V <sub>DD</sub> = 2.2 to 3.6 V)   | 4 µs (V <sub>DD</sub> = 2.0 to 3.6 V) |
| Supply voltage <sup>Note 2</sup>   | V <sub>DD</sub> = 2.2 to 3.6 V          | V <sub>DD</sub> = 2.0 to 3.6 V        |
| Package                            | 30-pin plastic SSOP (7.62 mm (300))     | )                                     |

Table 1-1. Differences Between  $\mu$ PD17246 and  $\mu$ PD17P246

**Notes 1.** Although the circuit configuration is identical, the electrical characteristics differ depending on the product.

When fx = 4 MHz and high-speed mode operation is set.

#### 2. PIN FUNCTIONS

#### 2.1 Normal Operating Mode (1/3)

| Pin No.            | Symbol                       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Output Form        | After Reset                                                                       |
|--------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------|
| 28<br>29<br>1<br>2 | P0D0<br>P0D1<br>P0D2<br>P0D3 | These pins constitute a 4-bit I/O port which can be set in the input<br>or output mode in 4-bit units (group I/O).<br>In the input mode, these pins serve as CMOS input pins with a<br>pull-up resistor, and can be used as the key return input lines of a<br>key matrix. The standby status must be released when at least<br>one of the input lines goes low. In the output mode, these pins are<br>used as N-ch open-drain output pins and can be used as the<br>output lines of a key matrix.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | N-ch<br>open-drain | Low-level<br>output                                                               |
| 3                  | P1B <sub>0</sub> /INT        | <ul> <li>This is an input port pin. Whether this pin functions as the P1Bo pin or the INT pin can be selected by the register file.</li> <li>P1Bo</li> <li>This is a 1-bit CMOS input port.</li> <li>This port can be used to input a key return signal when a key matrix is used. At this time, whether a pull-up/down resistor is connected to this port and the standby mode release condition (whether it is released when this pin is high or low) can be selected.</li> <li>If connection of a resistor is specified and if it is specified that the standby mode is released when this pin goes low</li> <li> A pull-up resistor is connected. If a low level is input to the P1Bo pin, the standby mode is released.</li> <li>If connection of a resistor is specified and if it is specified that the standby mode is released when this pin goes high</li> <li> A pull-down resistor is connected. If a high level is input to the P1Bo pin, the standby mode is released.</li> <li>If connection of a resistor is not specified and if it is specified that the standby mode is released when this pin goes high</li> <li> A pull-down resistor is connected. If a high level is input to the P1Bo pin, the standby mode is released.</li> <li>If connection of a resistor is not specified and if it is specified that the standby mode is released when this pin goes low (or high)</li> <li> No resistor is connected. If a low (or high) level is input to the P1Bo pin, the standby mode is released.</li> <li>If a key matrix is not used, whether a resistor is connected and whether a pull-up or pull-down resistor is connected can be selected.</li> <li>INT</li> <li>This is an external interrupt request signal. It can also be used to release the standby mode if an external interrupt request signal is input to this pin while the INT pin interrupt enable flag (IP) is set.</li> </ul> |                    | P1B₀ input<br>(when key<br>matrix is not<br>used and no<br>resistor<br>connected) |

\_\_\_\_\_

#### 2.1 Normal Operating Mode (2/3)

| Pin No.          | Symbol                       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Output Form                                                                                                | After Reset                                                                       |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 4<br>5<br>6<br>7 | P0E0<br>P0E1<br>P0E2<br>P0E3 | These pins constitute a 4-bit I/O port that can be set in the input or<br>output mode in 1-bit units.<br>If this port is set in the input mode when a key matrix is used, it<br>functions as a CMOS input port with a pull-up resistor and can be<br>used to input key return signals. If one of the pins of this port<br>goes low, the standby mode is released.<br>If this port is set in the output mode when a key matrix is used, it<br>functions as an N-ch open-drain output port and can be used to<br>output key matrix signals.<br>If this port is set in the input mode when a key matrix is not used,<br>it functions as a CMOS input port to/from which a resistor can be<br>connected or disconnected in 1-bit units. If this port is set in the<br>output mode when a key matrix is not used, it functions as a high-<br>current CMOS output port. | When key<br>matrix is<br>used: N-ch<br>open-drain,<br>when key<br>matrix is not<br>used: CMOS<br>push-pull | CMOS input<br>(when key<br>matrix is not<br>used and no<br>resistor<br>connected) |
| 8                | REM                          | Outputs transfer signal for infrared remote controller.<br>Active-high output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CMOS<br>push-pull                                                                                          | Low-level<br>output                                                               |
| 9                | Vdd                          | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                                                                                                          | -                                                                                 |
| 10<br>11         | Xout<br>Xin                  | Connects ceramic resonator for system clock oscillation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                          | (Oscillation stops)                                                               |
| 12               | GND                          | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                          | -                                                                                 |
| 13               | RESET                        | Reset input<br>Turns ON pull-down resistor if POC or watchdog timer overflows<br>and if the stack pointer overflows or underflows, and resets the<br>system. Usually, the pull-down resistor is ON.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                                                                                          | Input                                                                             |

#### 2.1 Normal Operating Mode (3/3)

| Pin No.                   | Symbol                                                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Output Form                                                                                                               | After Reset                                                                                      |
|---------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Pin No.<br>14<br>15<br>30 | Symbol<br>P1A <sub>0</sub><br>P1A <sub>1</sub><br>P1A <sub>2</sub> | <ul> <li>These pins constitute a 3-bit I/O port that can be set in the input or output mode in 1-bit units.</li> <li>If this port is set in the input mode when a key matrix is used, it functions as a CMOS input port and can be used to input key return signals. At this time, whether a pull-up/down resistor is connected to this port and the standby mode release condition (whether it is released when this pin is high or low) can be selected in 1-bit units</li> <li>1. If connection of a resistor is specified and if it is specified that the standby mode is released when this port goes low</li> <li> A pull-up resistor is connected. If a low level is input to the set pin, the standby mode is released when this port goes high</li> <li> A pull-down resistor is connected. If a high level is input to the set pin, the standby mode is released.</li> <li>3. If connection of a resistor is not specified and if it is specified</li> </ul> | Output Form<br>When key<br>matrix is<br>used: N-ch<br>open-drain,<br>when key<br>matrix is not<br>used: CMOS<br>push-pull | After Reset<br>CMOS input<br>(when key<br>matrix is not<br>used and<br>no resistor<br>connected) |
|                           |                                                                    | <ul> <li>that the standby mode is released when this port goes low (or high)</li> <li> No resistor is connected. If a low (or high) level is input to the set pin, the standby mode is released.</li> <li>If this port is set in the output mode when a key matrix is used, it functions as an N-ch open-drain output port and can be used to output key matrix signals.</li> <li>If this port is set in the input mode when a key matrix is not used, it functions as a CMOS input port.</li> <li>Connection of a resistor to this port and whether a pull-up or pull-down resistor is connected to the port can be selected in 1-bit units.</li> <li>If this port is set in the output mode when a key matrix is not used, it functions as a high-current CMOS output port.</li> </ul>                                                                                                                                                                               |                                                                                                                           |                                                                                                  |
| 16<br>17<br>18<br>19      | P0A0<br>P0A1<br>P0A2<br>P0A3                                       | These pins are CMOS input pins with a 4-bit pull-up resistor.<br>They can be used as the key return input lines of a key matrix.<br>If any one of these pins goes low, the standby status is released.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                                                         | CMOS input<br>with pull-up<br>resistor                                                           |
| 20<br>21<br>22<br>23      | P0B0<br>P0B1<br>P0B2<br>P0B3                                       | These pins constitute a 4-bit I/O port that can be set in the input or<br>output mode in 1-bit units.<br>In the input mode, these pins are CMOS input pins with a pull-up<br>resistor, and can be used as the key return input lines of a key<br>matrix. The standby status is released when at least one of these<br>pins goes low.<br>In the output mode, they serve as N-ch open-drain output pins and<br>can be used as the output lines of a key matrix.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N-ch<br>open-drain                                                                                                        | CMOS input<br>with pull-up<br>resistor                                                           |
| 24<br>25<br>26<br>27      | P0C0<br>P0C1<br>P0C2<br>P0C3                                       | These pins constitute a 4-bit I/O port that can be set in the input or<br>output mode in 4-bit units (group I/O).<br>In the input mode, these pins are CMOS input pins with a pull-up<br>resistor, and can be used as the key return input lines of a key<br>matrix. The standby status is released when at least one of these<br>pins goes low.<br>In the output mode, they serve as N-ch open-drain output pins and<br>can be used as the output lines of a key matrix.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N-ch<br>open-drain                                                                                                        | Low-level<br>output                                                                              |

#### 2.2 PROM Programming Mode

| Pin No.                             | Symbol                                | Function                                                                                                                          | Output Form       | After Reset |
|-------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|
| 3                                   | Vpp                                   | Power supply for PROM programming.<br>Apply +12.5 V to this pin as the program voltage when writing/<br>verifying program memory. | -                 | -           |
| 9                                   | Vdd                                   | Power supply. Apply +6 V to this pin when writing/verifying program memory.                                                       | _                 | -           |
| 11                                  | CLK                                   | Inputs clock for PROM programming.                                                                                                | -                 | -           |
| 12                                  | GND                                   | Ground.                                                                                                                           | -                 | -           |
| 20<br> <br>23                       | MD₀<br> <br>MD₃                       | Input pins used to select operating mode when PROM is programmed.                                                                 | -                 | Input       |
| 24<br> <br>27<br>28<br>29<br>1<br>2 | D4<br> <br>D7<br>D0<br>D1<br>D2<br>D3 | Input/output 8-bit data for PROM programming                                                                                      | CMOS<br>push-pull | Input       |

**Remark** The other pins are not used in the PROM programming mode. How to handle the other pins are described in **PIN CONFIGURATION (2) PROM programming mode**.

#### 2.3 I/O Circuits

The equivalent I/O circuit for each  $\mu$ PD17P246 pin is shown below.

Figure 2-1. I/O Circuits (1/2)



(3) P0E





(5) P1B



#### Figure 2-1. I/O Circuits (2/2)

(8) REM





(7) INT

0 Input buffer

Schmitt-triggered input with hysteresis characteristics

#### 2.4 Connection of Unused Pins

Connect the unused pins as follows.

| Pin                                  | Recommended Connection       |
|--------------------------------------|------------------------------|
| P0A₀ to P0A₃                         | Leave open.                  |
| P0B₀ to P0B₃                         |                              |
| P0C₀ to P0C₃                         |                              |
| P0D₀ to P0D₃                         |                              |
| P0E₀ to P0E₃                         | Connect to GND (input mode). |
| P1A <sub>0</sub> to P1A <sub>2</sub> |                              |
| P1B₀/INT                             | Connect to GND.              |
| REM                                  | Leave open.                  |

#### Table 2-1. Connection of Unused Pins

#### 2.5 Notes on Using the RESET and INT Pins

In addition to the functions shown in **2**. **PIN FUNCTIONS**, the  $\overrightarrow{\text{RESET}}$  and INT pins also have the function of setting a test mode (for IC testing) in which the internal operations of the  $\mu$ PD17P246 are tested.

When a voltage higher than V<sub>DD</sub> is applied to either of these pins, the test mode is set. This means that, even during normal operation, the  $\mu$ PD17P246 may be set in the test mode if noise exceeding V<sub>DD</sub> is applied.

For example, if the wiring length of the RESET or INT pin is too long, noise superimposed on the wiring line of the pin may cause the above problem.

Therefore, keep the wiring length of these pins as short as possible to suppress the noise; otherwise, take noise preventive measures as shown below by using external components.



#### Connect capacitor between VDD and RESET/INT pin



#### 3. WRITING AND VERIFYING ONE-TIME PROM (PROGRAM MEMORY)

The program memory of the  $\mu$ PD17P246 is one-time PROM of 16,384 × 16 bits.

To write or verify this one-time PROM, the pins shown in Table 3-1 are used. Note that no address input pin is used. Instead, the address is updated by using the clock input from the CLK pin.

| Pin Name Function |                                                                                 |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------|--|--|--|--|
| Vpp               | Supplies voltage when writing/verifying program memory.                         |  |  |  |  |
|                   | Apply +12.5 V to this pin.                                                      |  |  |  |  |
| Vdd               | Power supply.                                                                   |  |  |  |  |
|                   | Supply +6 V to this pin when writing/verifying program memory.                  |  |  |  |  |
| CLK               | Inputs clock to update address when writing/verifying program memory.           |  |  |  |  |
|                   | By inputting pulse four times to CLK pin, address of program memory is updated. |  |  |  |  |
| MD₀ to MD₃        | Input to select operating mode when writing/verifying program memory.           |  |  |  |  |
| Do to D7          | Inputs/outputs 8-bit data when writing/verifying program memory.                |  |  |  |  |

#### Table 3-1. Pins Used to Write/Verify Program Memory

#### 3.1 Operating Mode When Writing/Verifying Program Memory

The  $\mu$ PD17P246 is set in the program memory write/verify mode when +6 V is applied to the V<sub>DD</sub> pin and +12.5 V is applied to the V<sub>PP</sub> pin after the  $\mu$ PD17P246 has been in the reset status (V<sub>DD</sub> = 5 V,  $\overline{\text{RESET}}$  = 0 V) for a specific time. In this mode, the operating modes shown in Table 3-2 can be set by setting the MD<sub>0</sub> to MD<sub>3</sub> pins. Leave all the pins other than those shown in Table 3-1 unconnected or connect them to GND via a pull-down resistor (470  $\Omega$ ). (See **PIN CONFIGURATION (2) PROM programming mode.)** 

|         | Setting of Operating Mode |     |     |     |     | Operating Mode                      |
|---------|---------------------------|-----|-----|-----|-----|-------------------------------------|
| VPP     | Vdd                       | MD₀ | MD1 | MD2 | MDз |                                     |
| +12.5 V | +6 V                      | Н   | L   | Н   | L   | Program memory address 0 clear mode |
|         |                           | L   | Н   | Н   | Н   | Write mode                          |
|         |                           | L   | L   | Н   | Н   | Verify mode                         |
|         |                           | Н   | ×   | Н   | Н   | Program inhibit mode                |

#### Table 3-2. Setting Operating Mode

×: don't care (L or H)

#### 3.2 Program Memory Writing Procedure

The program memory is written at high speed in the following procedure.

- (1) Pull down the pins not used to GND via a resistor. Keep the CLK pin low.
- (2) Supply 5 V to the VDD pin. Keep the VPP pin low.
- (3) Supply 5 V to the VPP pin after waiting for 10  $\mu$ s.
- (4) Set the program memory address 0 clear mode by using the mode setting pins.
- (5) Supply +6 V to V<sub>DD</sub> and +12.5 V to V<sub>PP</sub>.
- (6) Set the program inhibit mode.
- (7) Write data to the program memory in the 1-ms write mode.
- (8) Set the program inhibit mode.
- (9) Set the verify mode. If the data have been written to the program memory, proceed to (10). If not, repeat steps (7) through (9).
- (10) Additional writing of (number of times of writing in (7) through (9): X)  $\times$  1 ms.
- (11) Set the program inhibit mode.
- (12) Input a pulse to the CLK pin four times to update the program memory address (+1).
- (13) Repeat steps (7) through (12) up to the last address.
- (14) Set the 0 clear mode of the program memory address.
- (15) Change the voltages on the VDD and VPP pins to 5 V.
- (16) Turn off power.

The following figure illustrates steps (2) through (12) above.



#### 3.3 Program Memory Reading Procedure

- (1) Pull down the pins not used to GND via a resistor. Keep the CLK pin low.
- (2) Supply 5 V to the VDD pin. Keep the VPP pin low.
- (3) Supply 5 V to the VPP pin after waiting for 10  $\mu$ s.
- (4) Set the program memory address 0 clear mode by using the mode setting pins.
- (5) Supply +6 V to VDD and +12.5 V to VPP.
- (6) Set the program inhibit mode.
- (7) Set the verify mode. Data of each address is output sequentially each time the clock pulse is input to the CLK pin four times.
- (8) Set the program inhibit mode.
- (9) Set the program memory address 0 clear mode.
- (10) Change the voltage on the  $V_{\text{DD}}$  and  $V_{\text{PP}}$  pins to 5 V.
- (11) Turn off power.

The following figure illustrates steps (2) through (9) above.



#### 4. ELECTRICAL SPECIFICATIONS

| Parameter                            | Symbol | Conditions                                       |            | Ratings                       | Unit |
|--------------------------------------|--------|--------------------------------------------------|------------|-------------------------------|------|
| Supply voltage                       | VDD    |                                                  |            | -0.3 to +7.0                  | V    |
| PROM power supply                    | VPP    |                                                  |            | -0.3 to +13.5                 | V    |
| Input voltage                        | Vi     |                                                  |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage                       | Vo     |                                                  |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output current, high <sup>Note</sup> | Іон    | REM pin                                          | Peak value | -36.0                         | mA   |
|                                      |        |                                                  | rms value  | -24.0                         | mA   |
|                                      |        | 1 pin (P0E or P1A pin)                           | Peak value | -7.5                          | mA   |
|                                      |        |                                                  | rms value  | -5.0                          | mA   |
|                                      |        | Total of P0E, P1A pins                           | Peak value | -22.5                         | mA   |
|                                      |        |                                                  | rms value  | -15.0                         | mA   |
| Output current, low <sup>Note</sup>  | lol    | L 1 pin (P0B, P0C, P0D,<br>P0E, P1A, or REM pin) | Peak value | 7.5                           | mA   |
|                                      |        |                                                  | rms value  | 5.0                           | mA   |
|                                      |        | Total of P0B, P0C, P0D,                          | Peak value | 22.5                          | mA   |
|                                      |        | REM pins                                         | rms value  | 15.0                          | mA   |
|                                      |        | Total of P0E, P1A pins                           | Peak value | 30.0                          | mA   |
|                                      |        |                                                  | rms value  | 20.0                          | mA   |
| Operating temperature                | TA     |                                                  |            | -40 to +85                    | °C   |
| Storage temperature                  | Tstg   |                                                  |            | -65 to +150                   | °C   |
| Power dissipation                    | P₫     | T <sub>A</sub> = 85°C                            |            | 180                           | mW   |

#### Absolute Maximum Ratings (T<sub>A</sub> = $25^{\circ}$ C)

**Note** The rms value should be calculated as follows: [rms value] = [Peak value]  $\times \sqrt{\text{Duty}}$ 

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

|   | Parameter                            | Symbol           |                                                                   | Conditions                                              |     |     | MAX. | Unit |
|---|--------------------------------------|------------------|-------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------|------|
| * | Supply voltage                       | Vdd1             | fx = 1 MHz High-speed mode<br>(Instruction execution time: 16 μs) |                                                         | 2.2 |     | 3.6  | V    |
|   |                                      | V <sub>DD2</sub> | fx = 4 MHz                                                        | High-speed mode (Instruction execution time: 4 $\mu$ s) |     |     |      |      |
|   |                                      | Vdd3             | fx = 8 MHz                                                        | Normal mode (Instruction execution time: 4 $\mu$ s)     |     |     |      |      |
|   |                                      | Vdd4             |                                                                   | High-speed mode (Instruction execution time: 2 $\mu$ s) | 2.7 |     | 3.6  | V    |
| * | Oscillation frequency                | fx               | Rfx = fx/2 or                                                     | r fx                                                    | 1.0 | 4.0 | 8.0  | MHz  |
|   |                                      |                  | Rfx = 2fx                                                         |                                                         | 3.5 | 4.0 | 4.5  | MHz  |
|   | Operating temperature                | TA               |                                                                   |                                                         | -40 | +25 | +85  | °C   |
| * | Low-voltage detector <sup>Note</sup> | tcr              |                                                                   |                                                         | 3.5 |     | 32   | μs   |

#### Recommended Operating Ranges (TA = -40 to $+85^{\circ}$ C, V<sub>DD</sub> = 2.2 to 3.6 V)

**Note** Reset if the status of V<sub>DD</sub> = 2.05 V (TYP.) lasts for 1 ms or longer. Program hang-up does not occur even if the voltage drops, until the reset function is effected. A resonator may stop oscillating before the reset function is effected if normal operation under the low voltage is not guaranteed.



**Remark** The region indicated by the broken lines in the above figure is the guaranteed operating range in the high-speed mode.

| Resonator            | Recommended<br>Constants | Item                                                | Conditions                                                | MIN. | TYP. | MAX. | Unit |
|----------------------|--------------------------|-----------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| Ceramic<br>resonator | XIN XOUT                 | Oscillation frequency<br>(fx) <sup>Note 1</sup>     |                                                           | 1.0  | 4.0  | 8.0  | MHz  |
|                      |                          | Oscillation<br>stabilization time <sup>Note 2</sup> | After VDD reached MIN.<br>in oscillation voltage<br>range |      |      | 4    | ms   |

#### System Clock Oscillator Characteristics (TA = -40 to +85 °C, VDD = 2.2 to 3.6 V)

Notes 1. The oscillation frequency only indicates the oscillator characteristics.

2. The oscillation stabilization time is necessary for oscillation to be stabilized after V<sub>DD</sub> application or STOP mode release.

Caution To use a system clock oscillator, perform the wiring in the area enclosed by the dotted line in the above figure as follows, to avoid adverse wiring capacitance influences:

- Keep wiring length as short as possible.
- Do not cross a signal line with some other signal lines. Do not route the wiring in the vicinity of lines through which a large current flows.
- Always keep the oscillator capacitor ground at the same potential as GND. Do not ground the capacitor to a ground pattern, through which a large current flows.
- Do not extract signals from the oscillator.

#### \* Recommended Oscillator Constant

#### Ceramic resonator ( $T_A = -40$ to $+85^{\circ}C$ )

| Manufacturer          | Part Number     | Frequency | Recommended<br>Circuit Constant (pF) |     | Oscillation<br>Voltage Range (VDD) |      | Remarks           |
|-----------------------|-----------------|-----------|--------------------------------------|-----|------------------------------------|------|-------------------|
|                       |                 | (MHz)     | C1                                   | C2  | MIN.                               | MAX. |                   |
| Murata Mfg. Co., Ltd. | CSBLA1M00J58-B0 | 1.0       | 120                                  | 120 | 2.0                                | 3.6  | _                 |
|                       | CSBFB1M00J58-R1 |           |                                      |     |                                    |      |                   |
|                       | CSTLS2M00G56-B0 | 2.0       | _                                    | _   |                                    |      | On-chip capacitor |
|                       | CSTCC2M00G56-R0 |           |                                      |     |                                    |      |                   |
|                       | CSTLS3M00G53-B0 | 3.0       |                                      |     |                                    |      |                   |
|                       | CSTCC3M00G53-R0 |           |                                      |     |                                    |      |                   |
|                       | CSTLS4M00G53-B0 | 4.0       |                                      |     |                                    |      |                   |
|                       | CSTCR4M00G53-R0 | ]         |                                      |     |                                    |      |                   |
|                       | CSTLS6M00G53-B0 | 6.0       |                                      |     |                                    |      |                   |
|                       | CSTCR6M00G53-R0 | 1         |                                      |     |                                    |      |                   |
|                       | CSTLS8M00G53-B0 | 8.0       |                                      |     |                                    |      |                   |
|                       | CSTCE8M00G52-R0 |           |                                      |     |                                    |      |                   |
| TDK                   | FCR4.0MC5       | 4.0       | -                                    | _   | 2.3                                | 3.6  | On-chip capacitor |
|                       | FCR6.0MC5       | 6.0       |                                      |     |                                    |      |                   |
|                       | FCR8.0MC5       | 8.0       |                                      |     |                                    |      |                   |

#### External circuit example



Caution The oscillator constant is a reference value based on evaluation in specific environments by the resonator manufacturer. If the oscillator characteristics need to be optimized in the actual application, request the resonator manufacturer for evaluation on the implementation circuit. Note that the oscillation voltage and oscillation frequency merely indicate the characteristics of the oscillator. The internal operation conditions of the  $\mu$ PD17P246 must be within the specifications of the DC and AC characteristics.

| <b>DC Characteristics (</b> | (T₄ = −40 to +85°C, | VDD = 2.2 to 3.6 V) |
|-----------------------------|---------------------|---------------------|
|-----------------------------|---------------------|---------------------|

\_\_\_\_\_

| Parameter                       | Symbol           | Conditions                                                   |              |                   | MIN.                                 | TYP.                  | MAX.   | Unit   |    |
|---------------------------------|------------------|--------------------------------------------------------------|--------------|-------------------|--------------------------------------|-----------------------|--------|--------|----|
| Input voltage, high             | VIHI1            | RESET, INT                                                   |              |                   | 0.80Vdd                              |                       | Vdd    | V      |    |
|                                 | VIH2             | P0A, P0B, P0C, P0                                            | D            |                   |                                      | 0.70Vdd               |        | Vdd    | V  |
|                                 | Vінз             | P0E, P1A, P1B                                                |              |                   |                                      | 0.70Vdd               |        | Vdd    | V  |
| Input voltage, low              | VIL1             | RESET, INT                                                   |              |                   | 0                                    |                       | 0.2VDD | V      |    |
|                                 | VIL2             | P0A, P0B, P0C, P0                                            | D            |                   |                                      | 0                     |        | 0.3Vdd | V  |
|                                 | VIL3             | P0E, P1A, P1B                                                |              |                   |                                      | 0                     |        | 0.3Vdd | V  |
| Input leakage current, high     | Іцн              | P0A, P0B, P0C, P0<br>P1A, P1B₀/INT, RE                       |              |                   | V <sub>DD</sub><br>Jll-down resistor |                       |        | 3.0    | μA |
| Input leakage current, low      | ILIL             | P0E, P1A, P1B₀/IN                                            | T            | Vı∟ = 0<br>w/o pı | ) V<br>JII-up resistor               |                       |        | -3.0   | μA |
| Internal pull-up resistor       | R₁               | P0E, P1A, P1B, R                                             | ESET (pu     | lled up           | )                                    | 25                    | 50     | 100    | kΩ |
|                                 | R2               | P0A, P0B, P0C, P0                                            | D            |                   |                                      | 100                   | 200    | 400    | kΩ |
| Internal pull-down resistor     | R₃               | P1A, P1B                                                     |              |                   |                                      | 25                    | 50     | 100    | kΩ |
| Output current, high            | Іон              | REM V <sub>OH</sub> = 1.0 V,<br>V <sub>DD</sub> = 3 V        |              |                   | -6                                   | -13                   | -24    | mA     |    |
| Output voltage, high            | Vон              | P0E, P1A, REM                                                |              |                   | Іон = -0.5 mA                        | V <sub>DD</sub> – 0.3 |        | VDD    | ۷  |
| Output voltage, low             | V <sub>OL1</sub> | P0B, P0C, P0D, REM IoL = 0.5 mA                              |              |                   | 0                                    |                       | 0.3    | V      |    |
|                                 | Vol2             | P0E, P1A                                                     |              |                   | lo∟ = 1.5 mA                         | 0                     |        | 0.3    | V  |
| Data retention characteristics  | Vdddr            | RESET = Low level or STOP mode1.3                            |              |                   |                                      | 3.6                   | V      |        |    |
| Low-voltage detection voltage   | Vdt              | RESET pin pulled of                                          | down, Vo     | r = Vdd           |                                      |                       | 2.05   | 2.2    | V  |
| RAM retention detection voltage | VID              | $V_{ID} = V_{DD}$ , RAMFLA<br>T <sub>A</sub> = -10 to +60 °C |              | F21H.(            | )),                                  |                       | 1.65   | 1.8    | V  |
| Supply current <sup>Note</sup>  | IDD1             | Operating mode                                               | VDD = 3      | √ ±10%            | fx = 1 MHz                           |                       | 0.55   | 1.1    | mA |
|                                 |                  | (high-speed)                                                 |              |                   | fx = 4 MHz                           |                       | 1.0    | 2.0    | mA |
|                                 |                  |                                                              |              |                   | fx = 8 MHz                           |                       | 1.3    | 2.6    | mA |
|                                 | IDD2             | Operating mode                                               | $V_{DD} = 3$ | √ ±10%            | fx = 1 MHz                           |                       | 0.5    | 1.0    | mA |
|                                 |                  | (low-speed)                                                  |              |                   | fx = 4 MHz                           |                       | 0.75   | 1.5    | mA |
|                                 |                  |                                                              |              |                   | fx = 8 MHz                           |                       | 0.9    | 1.8    | mA |
|                                 | Ірдз             | HALT mode                                                    | VDD = 3      | √ ±10%            | fx = 1 MHz                           |                       | 0.4    | 0.8    | mA |
|                                 |                  |                                                              |              |                   | fx = 4 MHz                           |                       | 0.5    | 1.0    | mA |
|                                 |                  |                                                              |              |                   | fx = 8 MHz                           |                       | 0.6    | 1.2    | mA |
|                                 | IDD4             | STOP mode                                                    | VDD = 3      | √ ±10%            |                                      |                       | 2.0    | 20.0   | μA |
|                                 |                  |                                                              | built-in P   | oc                | $T_A = 25^{\circ}C$                  |                       | 2.0    | 5.0    | μA |

\*

 $\star$ 

Note This does not include the current that flows through the internal pull-up resistors.

#### AC Characteristics (TA = -40 to +85°C, VDD = 2.2 to 3.6 V)

| [ | Parameter                            | Symbol | Conditions              | MIN. | TYP. | MAX. | Unit |
|---|--------------------------------------|--------|-------------------------|------|------|------|------|
| * | CPU clock cycle time <sup>Note</sup> | tcy1   | $V_{DD} = 2.2$ to 3.6 V | 3.4  |      | 33   | μs   |
|   | (Instruction execution time)         | tcy2   | $V_{DD} = 2.7$ to 3.6 V | 1.9  |      | 33   | μs   |
|   | INT high-/low-level width            | tinтн, |                         | 20   |      |      | μs   |
|   |                                      | tintl  |                         |      |      |      |      |
|   | RESET low-level width                | trsl   |                         | 10   |      |      | μs   |

Note The CPU clock cycle time (instruction execution time) is determined by the oscillation frequency of the resonator connected and SYSCK (RF: address 02H) of the register file. The figure below shows the CPU clock cycle time tcy vs. supply voltage VDD characteristics.



DC Programming Characteristics (TA = 25°C, VDD = 6.0  $\pm$ 0.25 V, VPP = 12.5  $\pm$ 0.3 V)

| Parameter             | Symbol | Conditions                     | MIN.               | TYP. | MAX.   | Unit |
|-----------------------|--------|--------------------------------|--------------------|------|--------|------|
| Input voltage, high   | VIH1   | Other than CLK                 | 0.7V <sub>DD</sub> |      | VDD    | V    |
|                       | VIH2   | CLK                            | VDD - 0.5          |      | VDD    | V    |
| Input voltage, low    | VIL1   | Other than CLK                 | 0                  |      | 0.3VDD | V    |
|                       | VIL2   | CLK                            | 0                  |      | 0.4    | V    |
| Input leakage current | lu     | VIN = VIL OF VIH               |                    |      | 10     | μA   |
| Output voltage, high  | Vон    | Іон = -1 mA                    | Vdd - 1.0          |      |        | V    |
| Output voltage, low   | Vol    | lo∟ = 1.6 mA                   |                    |      | 0.4    | V    |
| VDD supply current    | loo    |                                |                    |      | 30     | mA   |
| VPP supply current    | Ірр    | $MD_0 = V_{IL}, MD_1 = V_{IH}$ |                    |      | 30     | mA   |

Cautions 1. Keep VPP to within +13.5 V including overshoot.

2. Apply  $V_{\text{DD}}$  before  $V_{\text{PP}}$  and turns it off after  $V_{\text{PP}}.$ 

| Parameter                                                          | Symbol       | Conditions                  | MIN.  | TYP. | MAX. | Unit |
|--------------------------------------------------------------------|--------------|-----------------------------|-------|------|------|------|
| Address setup time <sup>Note</sup> (to MD₀↓)                       | tas          |                             | 2     |      |      | μs   |
| MD₁ setup time (to MD₀↓)                                           | tm₁s         |                             | 2     |      |      | μs   |
| Data setup time (to MD₀↓)                                          | tos          |                             | 2     |      |      | μs   |
| Address hold time <sup>Note</sup> (from MD₀↑)                      | tан          |                             | 2     |      |      | μs   |
| Data hold time (from MD₀↑)                                         | tон          |                             | 2     |      |      | μs   |
| Data output float delay time from $MD_0\uparrow$                   | tdf          |                             | 0     |      | 130  | ns   |
| V <sub>PP</sub> setup time (to MD₃ <sup>↑</sup> )                  | tvps         |                             | 2     |      |      | μs   |
| V <sub>DD</sub> setup time (to MD₃↑)                               | tvds         |                             | 2     |      |      | μs   |
| Initial program pulse width                                        | tew          |                             | 0.95  | 1.0  | 1.05 | ms   |
| Additional program pulse width                                     | topw         |                             | 0.95  |      | 21.0 | ms   |
| MD₀ setup time (to MD₁↑)                                           | tмos         |                             | 2     |      |      | μs   |
| Data output delay time from MD₀↓                                   | tov          | $MD_0 = MD_1 = V_{IL}$      |       |      | 1    | μs   |
| MD₁ hold time (from MD₀↑)                                          | tм1н         | tм1н + tм1в ≥ 50 μs         | 2     |      |      | μs   |
| MD <sub>1</sub> recovery time (from MD <sub>0</sub> $\downarrow$ ) | <b>t</b> м1R |                             | 2     |      |      | μs   |
| Program counter reset time                                         | <b>t</b> PCR |                             | 10    |      |      | μs   |
| CLK input high-, low-level width                                   | txн, tx∟     |                             | 0.125 |      |      | μs   |
| CLK input frequency                                                | fx           |                             |       |      | 4.19 | MHz  |
| Initial mode set time                                              | tı           |                             | 2     |      |      | μs   |
| MD₃ setup time (to MD₁↑)                                           | tмзs         |                             | 2     |      |      | μs   |
| MD₃ hold time (from MD₁↓)                                          | tмзн         |                             | 2     |      |      | μs   |
| MD₃ setup time (to MD₀↓)                                           | tмзsr        | When program memory is read | 2     |      |      | μs   |
| Data output delay time from address <sup>Note</sup>                | tdad         | When program memory is read |       |      | 2    | μs   |
| Data output hold time from address <sup>Note</sup>                 | <b>t</b> had | When program memory is read | 0     |      | 130  | ns   |
| MD₃ hold time (from MD₀↑)                                          | tмзнв        | When program memory is read | 2     |      |      | μs   |
| Data output float delay time from MD $_3\downarrow$                | <b>t</b> dfr | When program memory is read |       |      | 2    | μs   |
| Reset setup time                                                   | tres         |                             | 10    |      |      | μs   |

#### AC Programming Characteristics (TA = 25°C, VDD = 6.0 $\pm 0.25$ V, VPP = 12.5 $\pm 0.3$ V)

**Note** The internal address increment (+1) is performed on the rising edge of the 3rd clock, where 4 clocks comprise one cycle. The internal clock is not connected to a pin.

#### **Program Memory Write Timing**



#### Program Memory Read Timing



5. PACKAGE DRAWING

## 30-PIN PLASTIC SSOP (7.62 mm (300))



#### NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS                           |
|------|---------------------------------------|
| А    | 9.85±0.15                             |
| В    | 0.45 MAX.                             |
| С    | 0.65 (T.P.)                           |
| D    | $0.24\substack{+0.08\\-0.07}$         |
| Е    | 0.1±0.05                              |
| F    | 1.3±0.1                               |
| G    | 1.2                                   |
| Н    | 8.1±0.2                               |
| I    | 6.1±0.2                               |
| J    | 1.0±0.2                               |
| К    | 0.17±0.03                             |
| L    | 0.5                                   |
| М    | 0.13                                  |
| Ν    | 0.10                                  |
| Р    | $3^{\circ}^{+5^{\circ}}_{-3^{\circ}}$ |
| Т    | 0.25                                  |
| U    | 0.6±0.15                              |
|      | S30MC-65-5A4-2                        |

#### ★ 6. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD17P246 should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

#### Table 6-1. Surface Mounting Type Soldering Conditions

µPD17P246M1MC-5A4: 30-pin plastic SSOP (7.62 mm (300))

| Soldering Method | Soldering Conditions                                                                                                                                                                                                                | Recommended Condition<br>Symbol |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max.<br>(at 210°C or higher), Count: Two times or less, Exposure limit: 3 days <sup>Note</sup><br>(after that, prebake at 125°C for 10 hours)                                     | IR35-103-2                      |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max.<br>(at 200°C or higher), Count: Two times or less, Exposure limit: 3 days <sup>Note</sup><br>(after that, prebake at 125°C for 10 hours)                                     | VP15-103-2                      |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once,<br>Preheating temperature: 120°C max. (package surface temperature),<br>Exposure limit: 3 days <sup>Note</sup> (after that, prebake at 125°C for 10 hours) | WS60-103-1                      |
| Partial heating  | Pin temperature: 300°C max., Time: 3 seconds max. (per pin row)                                                                                                                                                                     | _                               |

**Note** After opening the dry peak, store it at 25°C or less and 65% RH or less for the allowable storage period.

Caution Do not use different soldering methods together (except for partial heating).

#### APPENDIX DEVELOPMENT TOOLS

To develop the programs for the  $\mu$ PD17P246, the following development tools are available.

#### Hardware

| Name                                                                                                       | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In-circuit emulator<br>(IE-17K,<br>IE-17K-ET <sup>Note 1</sup> )                                           | <ul> <li>IE-17K and IE-17K-ET are the in-circuit emulators used in common with the 17K Series microcontroller.</li> <li>IE-17K and IE-17K-ET are connected to a PC-9800 series or IBM PC/AT<sup>TM</sup> compatible machines as the host machine with RS-232C.</li> <li>By using these in-circuit emulators with a system evaluation board (EM board) corresponding to the product, the emulators can emulate the product. A higher level debugging environment can be provided by using man-machine interface <i>SIMPLEHOST</i><sup>TM</sup>.</li> </ul> |
| EM board<br>(EM-17246 <sup>Note 2</sup> )                                                                  | This is an EM board for $\mu$ PD17246 Subseries. It can be used alone to evaluate a system or in combination with an in-circuit emulator for debugging.                                                                                                                                                                                                                                                                                                                                                                                                   |
| Emulation probe<br>(EP-17K30GS)                                                                            | EP-17K30GS is an emulation probe for 17K Series 30-pin SSOP (MC-5A4). When used with EV-9500GT-30 <sup>Note 3</sup> , it connects an EM board to the target system.                                                                                                                                                                                                                                                                                                                                                                                       |
| Conversion adapter<br>(EV-9500GT-30 <sup>Note 3</sup> )                                                    | The EV-9500GT-30 is a conversion adapter for the 30-pin SSOP (MC-5A4). It is used to connect the EP-17K30GS and target system.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PROM programmer<br>(AF-9706 <sup>Note 4</sup> , AF-9708 <sup>Note 4</sup> ,<br>AF-9709 <sup>Note 4</sup> ) | AF-9706, AF-9708, and AF-9709 are PROM programmers corresponding to $\mu$ PD17P246.<br>By connecting program adapter PA-17P246 to this PROM programmer, $\mu$ PD17P246 can be programmed.                                                                                                                                                                                                                                                                                                                                                                 |
| Program adapter<br>(PA-17P236)                                                                             | PA-17P236 are adapters that is used to program $\mu$ PD17P246, and is used in combination with AF-9706, AF-9708, or AF-9709.                                                                                                                                                                                                                                                                                                                                                                                                                              |

Notes 1. Low-cost model: External power supply type

- This is a product of Naito Densei Machida Mfg. Co., Ltd. For details, consult Naito Densei Machida Mfg. Co., Ltd. (Tel: +81-45-475-4191).
- **3.** Two EV-9500GT-30 are supplied with the EP-17K30GS. Five EV-9500GT-30 are optionally available as a set.
- 4. These are products of Ando Electric Co., Ltd. For details, consult Ando Electric Co., Ltd. (Tel: +81-53-576-1560).

#### Software

| Name                     | Outline                                                                                                   | Host Machine          | OS                             | Supply<br>Medium | Part number      |
|--------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------|------------------|------------------|
| 17K assembler<br>(RA17K) | The RA17K is an assembler common to the 17K Series products. When                                         | PC-9800<br>series     | Japanese Windows <sup>TM</sup> | 3.5" 2HD         | μSAA13RA17K      |
|                          | developing the program of devices,<br>RA17K is used in combination with                                   | IBM PC/AT             | Japanese Windows               | 3.5" 2HC         | $\mu$ SAB13RA17K |
|                          | a device file (AS17246).                                                                                  | compatible<br>machine | English Windows                |                  | μSBB13RA17K      |
| Device file<br>(AS17246) | The AS17246 is a device file for<br>μPD17240, 17241, 17242, 17243,                                        | PC-9800<br>series     | Japanese Windows               | 3.5" 2HD         | μSAA13AS17246    |
|                          | 17244, 17245, and 17246 and is<br>used in combination with an<br>assembler for the 17K Series<br>(RA17K). | IBM PC/AT             | Japanese Windows               | 3.5" 2HC         | μSAB13AS17246    |
|                          |                                                                                                           | compatible<br>machine | English Windows                |                  | μSBB13AS17246    |
| Support<br>software      | SIMPLEHOST is a software package that enables man-machine interface                                       | PC-9800<br>series     | Japanese Windows               | 3.5" 2HD         | μSAA13ID17K      |
| (SIMPLEHOST)             | on the Windows when a program is developed by using an in-circuit                                         | IBM PC/AT             | Japanese Windows               | 3.5" 2HC         | μSAB13ID17K      |
|                          | emulator and a personal computer.                                                                         | compatible<br>machine | English Windows                |                  | μSBB13ID17K      |

#### NOTES FOR CMOS DEVICES

#### **①** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### **②** HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

[MEMO]

## **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC Electronics product in your application, please contact the NEC Electronics office in your country to obtain a list of authorized representatives and distributors. They will verify:

- Device availability
- Ordering information
- Product release schedule
- Availability of related technical literature
- · Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

#### [GLOBAL SUPPORT] http://www.necel.com/en/support/support.html

| NEC Electronics America, Inc. (U.S.)<br>Santa Clara, California<br>Tel: 408-588-6000 | <b>NEC I</b><br>Duess<br>Tel: 0 |
|--------------------------------------------------------------------------------------|---------------------------------|
| 800-366-9782                                                                         | • 9<br>N                        |
|                                                                                      | • S<br>\<br>T                   |
|                                                                                      | • F<br>N                        |
|                                                                                      | • B<br>E                        |

seldorf, Germany 0211-65 03 01

- Sucursal en España Madrid, Spain Tel: 091-504 27 87
- Succursale Française Vélizy-Villacoublay, France Tel: 01-30-675800
- Filiale Italiana Milano, Italy Tel: 02-66 75 41
- **Branch The Netherlands** Eindhoven, The Netherlands Tel: 040-244 58 45
- Tyskland Filial Taeby, Sweden Tel: 08-63 80 820
- United Kingdom Branch Milton Kevnes, UK Tel: 01908-691-133

Electronics (Europe) GmbH NEC Electronics Hong Kong Ltd. Hong Kong Tel: 2886-9318

> **NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul. Korea Tel: 02-558-3737

NEC Electronics Shanghai, Ltd. Shanghai, P.R. China Tel: 021-6841-1138

**NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-2719-2377

**NEC Electronics Singapore Pte. Ltd.** Novena Square, Singapore Tel: 6253-8311

#### *SIMPLEHOST* is a trademark of NEC Electronics Corporation.

# Windows is either a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

#### PC/AT is a trademark of International Business Machines Corporation.

These commodities, technology or software, must be exported in accordance with the export administration regulations of the exporting country. Diversion contrary to the law of that country is prohibited.

- The information in this document is current as of February, 2003. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).